Low-power variation-tolerant design in nanometer silico
General Material Designation
[Book]
First Statement of Responsibility
/ Swarup Bhunia, Saibal Mukhopadhyay, editors
.PUBLICATION, DISTRIBUTION, ETC
Place of Publication, Distribution, etc.
New York
Name of Publisher, Distributor, etc.
: Springer,
Date of Publication, Distribution, etc.
, c2011.
PHYSICAL DESCRIPTION
Specific Material Designation and Extent of Item
1 online resource (xv, 440 p.)
Other Physical Details
: , ill.
NOTES PERTAINING TO PUBLICATION, DISTRIBUTION, ETC.
Text of Note
Print
INTERNAL BIBLIOGRAPHIES/INDEXES NOTE
Text of Note
Includes bibliographical references and index.
CONTENTS NOTE
Text of Note
Design considerations for low-power operations and robustness with respect to variations typically impose contradictory requirements. Low-power design techniques such as voltage scaling, dual-threshold assignment and gate sizing can have large negative impact on parametric yield under process variations. This book focuses on circuit/architectural design techniques for achieving low power operation under parameter variations. We consider both logic and memory design aspects and cover modeling and analysis, as well as design methodology to achieve simultaneously low power and variation tolerance.
Text of Note
Preface; Why a New Book; Unique Features; Organization and Overview of the Content; Part I: Physics of Power Dissipations and Parameter Variations; Part II: Circuit-Level Design Solutions; Part III: System-Level Design Solutions; Part IV: Low-Power and Robust Reconfigurable Computing; Contents; Contributors; About the Editors; Part I Physics of Power Dissipations and Parameter Variations; 1 Variations: Sources and Characterization; 2 Power Dissipation; Part II Circuit-Level Design Solutions; 3 Effect of Variations and Variation Tolerance in Logic Circuits.
TOPICAL NAME USED AS SUBJECT
Low voltage integrated circuits
Low voltage integrated circuits, Design and construction